Skip to content

Commit d8d5200

Browse files
Sasha Levingregkh
Sasha Levin
authored andcommitted
arm64: entry: always set GIC_PRIO_PSR_I_SET during entry
[ Upstream commit 4d6a38d ] Zenghui reports that booting a kernel with "irqchip.gicv3_pseudo_nmi=1" on the command line hits a warning during kernel entry, due to the way we manipulate the PMR. Early in the entry sequence, we call lockdep_hardirqs_off() to inform lockdep that interrupts have been masked (as the HW sets DAIF wqhen entering an exception). Architecturally PMR_EL1 is not affected by exception entry, and we don't set GIC_PRIO_PSR_I_SET in the PMR early in the exception entry sequence, so early in exception entry the PMR can indicate that interrupts are unmasked even though they are masked by DAIF. If DEBUG_LOCKDEP is selected, lockdep_hardirqs_off() will check that interrupts are masked, before we set GIC_PRIO_PSR_I_SET in any of the exception entry paths, and hence lockdep_hardirqs_off() will WARN() that something is amiss. We can avoid this by consistently setting GIC_PRIO_PSR_I_SET during exception entry so that kernel code sees a consistent environment. We must also update local_daif_inherit() to undo this, as currently only touches DAIF. For other paths, local_daif_restore() will update both DAIF and the PMR. With this done, we can remove the existing special cases which set this later in the entry code. We always use (GIC_PRIO_IRQON | GIC_PRIO_PSR_I_SET) for consistency with local_daif_save(), as this will warn if it ever encounters (GIC_PRIO_IRQOFF | GIC_PRIO_PSR_I_SET), and never sets this itself. This matches the gic_prio_kentry_setup that we have to retain for ret_to_user. The original splat from Zenghui's report was: | DEBUG_LOCKS_WARN_ON(!irqs_disabled()) | WARNING: CPU: 3 PID: 125 at kernel/locking/lockdep.c:4258 lockdep_hardirqs_off+0xd4/0xe8 | Modules linked in: | CPU: 3 PID: 125 Comm: modprobe Tainted: G W 5.12.0-rc8+ #463 | Hardware name: QEMU KVM Virtual Machine, BIOS 0.0.0 02/06/2015 | pstate: 604003c5 (nZCv DAIF +PAN -UAO -TCO BTYPE=--) | pc : lockdep_hardirqs_off+0xd4/0xe8 | lr : lockdep_hardirqs_off+0xd4/0xe8 | sp : ffff80002a39bad0 | pmr_save: 000000e0 | x29: ffff80002a39bad0 x28: ffff0000de214bc0 | x27: ffff0000de1c0400 x26: 000000000049b328 | x25: 0000000000406f30 x24: ffff0000de1c00a0 | x23: 0000000020400005 x22: ffff8000105f747c | x21: 0000000096000044 x20: 0000000000498ef9 | x19: ffff80002a39bc88 x18: ffffffffffffffff | x17: 0000000000000000 x16: ffff800011c61eb0 | x15: ffff800011700a88 x14: 0720072007200720 | x13: 0720072007200720 x12: 0720072007200720 | x11: 0720072007200720 x10: 0720072007200720 | x9 : ffff80002a39bad0 x8 : ffff80002a39bad0 | x7 : ffff8000119f0800 x6 : c0000000ffff7fff | x5 : ffff8000119f07a8 x4 : 0000000000000001 | x3 : 9bcdab23f2432800 x2 : ffff800011730538 | x1 : 9bcdab23f2432800 x0 : 0000000000000000 | Call trace: | lockdep_hardirqs_off+0xd4/0xe8 | enter_from_kernel_mode.isra.5+0x7c/0xa8 | el1_abort+0x24/0x100 | el1_sync_handler+0x80/0xd0 | el1_sync+0x6c/0x100 | __arch_clear_user+0xc/0x90 | load_elf_binary+0x9fc/0x1450 | bprm_execve+0x404/0x880 | kernel_execve+0x180/0x188 | call_usermodehelper_exec_async+0xdc/0x158 | ret_from_fork+0x10/0x18 Fixes: 2352904 ("arm64: entry: fix non-NMI user<->kernel transitions") Fixes: 7cd1ea1 ("arm64: entry: fix non-NMI kernel<->kernel transitions") Fixes: f0cd5ac ("arm64: entry: fix NMI {user, kernel}->kernel transitions") Fixes: 2a9b3e6 ("arm64: entry: fix EL1 debug transitions") Link: https://lore.kernel.org/r/[email protected] Signed-off-by: Mark Rutland <[email protected]> Reported-by: Zenghui Yu <[email protected]> Cc: Marc Zyngier <[email protected]> Cc: Will Deacon <[email protected]> Acked-by: Marc Zyngier <[email protected]> Link: https://lore.kernel.org/r/[email protected] Signed-off-by: Catalin Marinas <[email protected]> Signed-off-by: Sasha Levin <[email protected]>
1 parent b520ea4 commit d8d5200

File tree

3 files changed

+5
-30
lines changed

3 files changed

+5
-30
lines changed

arch/arm64/include/asm/daifflags.h

Lines changed: 3 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -131,6 +131,9 @@ static inline void local_daif_inherit(struct pt_regs *regs)
131131
if (interrupts_enabled(regs))
132132
trace_hardirqs_on();
133133

134+
if (system_uses_irq_prio_masking())
135+
gic_write_pmr(regs->pmr_save);
136+
134137
/*
135138
* We can't use local_daif_restore(regs->pstate) here as
136139
* system_has_prio_mask_debugging() won't restore the I bit if it can

arch/arm64/kernel/entry-common.c

Lines changed: 0 additions & 17 deletions
Original file line numberDiff line numberDiff line change
@@ -226,14 +226,6 @@ static void noinstr el1_dbg(struct pt_regs *regs, unsigned long esr)
226226
{
227227
unsigned long far = read_sysreg(far_el1);
228228

229-
/*
230-
* The CPU masked interrupts, and we are leaving them masked during
231-
* do_debug_exception(). Update PMR as if we had called
232-
* local_daif_mask().
233-
*/
234-
if (system_uses_irq_prio_masking())
235-
gic_write_pmr(GIC_PRIO_IRQON | GIC_PRIO_PSR_I_SET);
236-
237229
arm64_enter_el1_dbg(regs);
238230
if (!cortex_a76_erratum_1463225_debug_handler(regs))
239231
do_debug_exception(far, esr, regs);
@@ -398,19 +390,13 @@ static void noinstr el0_dbg(struct pt_regs *regs, unsigned long esr)
398390
/* Only watchpoints write FAR_EL1, otherwise its UNKNOWN */
399391
unsigned long far = read_sysreg(far_el1);
400392

401-
if (system_uses_irq_prio_masking())
402-
gic_write_pmr(GIC_PRIO_IRQON | GIC_PRIO_PSR_I_SET);
403-
404393
enter_from_user_mode();
405394
do_debug_exception(far, esr, regs);
406395
local_daif_restore(DAIF_PROCCTX_NOIRQ);
407396
}
408397

409398
static void noinstr el0_svc(struct pt_regs *regs)
410399
{
411-
if (system_uses_irq_prio_masking())
412-
gic_write_pmr(GIC_PRIO_IRQON | GIC_PRIO_PSR_I_SET);
413-
414400
enter_from_user_mode();
415401
cortex_a76_erratum_1463225_svc_handler();
416402
do_el0_svc(regs);
@@ -486,9 +472,6 @@ static void noinstr el0_cp15(struct pt_regs *regs, unsigned long esr)
486472

487473
static void noinstr el0_svc_compat(struct pt_regs *regs)
488474
{
489-
if (system_uses_irq_prio_masking())
490-
gic_write_pmr(GIC_PRIO_IRQON | GIC_PRIO_PSR_I_SET);
491-
492475
enter_from_user_mode();
493476
cortex_a76_erratum_1463225_svc_handler();
494477
do_el0_svc_compat(regs);

arch/arm64/kernel/entry.S

Lines changed: 2 additions & 13 deletions
Original file line numberDiff line numberDiff line change
@@ -292,6 +292,8 @@ alternative_else_nop_endif
292292
alternative_if ARM64_HAS_IRQ_PRIO_MASKING
293293
mrs_s x20, SYS_ICC_PMR_EL1
294294
str x20, [sp, #S_PMR_SAVE]
295+
mov x20, #GIC_PRIO_IRQON | GIC_PRIO_PSR_I_SET
296+
msr_s SYS_ICC_PMR_EL1, x20
295297
alternative_else_nop_endif
296298

297299
/* Re-enable tag checking (TCO set on exception entry) */
@@ -524,17 +526,7 @@ alternative_endif
524526
#endif
525527
.endm
526528

527-
.macro gic_prio_irq_setup, pmr:req, tmp:req
528-
#ifdef CONFIG_ARM64_PSEUDO_NMI
529-
alternative_if ARM64_HAS_IRQ_PRIO_MASKING
530-
orr \tmp, \pmr, #GIC_PRIO_PSR_I_SET
531-
msr_s SYS_ICC_PMR_EL1, \tmp
532-
alternative_else_nop_endif
533-
#endif
534-
.endm
535-
536529
.macro el1_interrupt_handler, handler:req
537-
gic_prio_irq_setup pmr=x20, tmp=x1
538530
enable_da_f
539531

540532
mov x0, sp
@@ -562,7 +554,6 @@ alternative_else_nop_endif
562554
.endm
563555

564556
.macro el0_interrupt_handler, handler:req
565-
gic_prio_irq_setup pmr=x20, tmp=x0
566557
user_exit_irqoff
567558
enable_da_f
568559

@@ -748,7 +739,6 @@ SYM_CODE_END(el0_irq)
748739
SYM_CODE_START_LOCAL(el1_error)
749740
kernel_entry 1
750741
mrs x1, esr_el1
751-
gic_prio_kentry_setup tmp=x2
752742
enable_dbg
753743
mov x0, sp
754744
bl do_serror
@@ -759,7 +749,6 @@ SYM_CODE_START_LOCAL(el0_error)
759749
kernel_entry 0
760750
el0_error_naked:
761751
mrs x25, esr_el1
762-
gic_prio_kentry_setup tmp=x2
763752
user_exit_irqoff
764753
enable_dbg
765754
mov x0, sp

0 commit comments

Comments
 (0)